VNU-UET Repository: No conditions. Results ordered -Date Deposited. 2024-03-29T14:26:48ZEPrintshttp://eprints.uet.vnu.edu.vn/images/sitelogo.pnghttps://eprints.uet.vnu.edu.vn/eprints/2012-11-02T04:05:22Z2017-01-17T02:18:07Zhttp://eprints.uet.vnu.edu.vn/eprints/id/eprint/46This item is in the repository with the URL: http://eprints.uet.vnu.edu.vn/eprints/id/eprint/462012-11-02T04:05:22ZAn Asynchronous Power Aware and Adaptive NoC Based CircuitIn complex embedded applications, optimisation and adaptation of both dynamic and leakage power have become an
issue at SoC grain. A fully power-aware globally-asynchronous locally-synchronous network-on-chip (NoC) circuit is presented in this paper. Network-on-chip architecture combined with a globally-asynchronous locally-synchronous paradigm is a natural enabler for DVFS mechanisms. The circuit is arranged around an
asynchronous network-on-chip providing scalable communication and a 17 Gb/s throughput while automatically reducing its power consumption by activity detection. Both dynamic and static power consumptions are globally reduced using adaptive design techniques applied locally for each synchronous NoC units. No fine control software is required during voltage and frequency scaling. Power control is localized and a minimal latency cost is observed.Edith BeigneClermidy FabienHélène LhermetSylvain MiermontYvain ThonnartXuan Tu Trantutx@vnu.edu.vnAlexandre ValentianDidier VarreauPascal VivetXavier PoponHugo Lebreton