TY - CONF N1 - ISBN: 978-1-4673-4350-3 ID - SisLab37 UR - http://dx.doi.org/10.1109/ATC.2012.6404252 A1 - Le-Van, Thanh Vu A1 - Tran, Xuan Tu A1 - Ngo, Dien Tap Y1 - 2012/10/12/ N2 - The Network-on-Chip (NoC) paradigm has been recently known as a competitive on-chip communication solution for large complex systems such as multi-core and/or many-core systems thanks to its advantages. However, one of the main challenging issues for NoC design is that the network performance should be rapidly and early pre-proved for target applications. In this paper, we present a NoC simulation and evaluation platform allowing designers to simulate and evaluate the NoC performance with different network configuration parameters. The proposed platform has been implemented in SystemC to be easily modified to adapt different simulation strategies and to save the simulation time. With this platform, designers can deal with: (i) configuring the network topology, flow control mechanisms and routing algorithm; (ii) configuring various regular and application specific traffic patterns; and (iii) simulating and analyzing the network performance with the assigned traffic patterns in terms of latency and throughput. Obtained results with a 4x4 2D-mesh NoC architecture will be presented and discussed in this paper to demonstrate the proposed platform. TI - Simulation and Performance Evaluation of a Network-on-Chip Architecture based on SystemC SP - 170 M2 - Hanoi, Vietnam AV - public EP - 175 T2 - The 2012 International Conference on Advanced Technologies for Communications ER -